Your membership plan only allows 0 follows. Upgrade here.
Successfully unfollowed
Error unfollowing user.
You have successfully recommended
Error recommending user.
Something went wrong. Please refresh the page and try again.
Email successfully verified.
Senthil P.
@senthilps3
5.0
19
4.2
4.2
100%
RTL/FPGA/ASIC/hardware design/Exp-13 years
$10 USD / Hour
・
India (8:43 PM)
・
Joined on March 17, 2021
$10 USD / Hour
・
I am a researcher in hardware security and a circuit designer for floating-point arithmetic cores, DSP cores in HDL/schematic. I have the scientific journal published in these areas with patent. I assure you that your needs will be fulfilled in an HDL/circuit schematic with optimized for area, delay, and speed point of views. Additionally, pipeline, datapath subsystem, and static timing analysis in digital circuit implementation are performed.
Specialist in hardware architectures for arithmetic blocks, signal processing, cryptography, machine learning architectures and computer architecture
Having 10 years experience in hardware design, verilog/VHDL and circuit simulation at Intel Quartus II, Cadence SoC encounter/RTL compiler, LTspice, Logisim and Microwind DSCH
DOMAINS
VLSI- ASIC/FPGA
CMOS layout
CMOS stick diagrams
Physical design
Digital hardware implementation
AI hardware in VLSI
Microprocessors and Micro controller implementations in FPGA
DSP/Embedded Hardware
High-level algorithms into hardware
Computer Architecture
Network on chip
Memory circuit design
Finite state machine design
SKILLS
Verilog/VHDL
TCL script
A circuit schematic, state machine/table, RTL coding
Pipeline, retiming, Cross-domain clocking, High level synthesize
Asynchronous timing, bus protocols (AMBA, PCIe, SPI, I2C)
TOOL EXPERT
Quartus II prime EDA
Cadence NCSIM- verilog simulation
Cadence RTL compiler
Cadence SoC encounter/180 nm technology node
Modelsim
Microwind
Logisim
LTspice
Ledit
Xilinx VIvado HLS
The project was done on time and was delivered as requested, perfectly done. easy to contact and well understanding on the project and the requirements
VLSI, RTL, FPGA and ASIC implementation for signal processing, cryptography, digital modulation, video encoding, RISC V/MIPS/single & multi cycle processors, memory design, DMA/cache/DDR controllers, Floating point hardware, CNN, AI/ML hardware accelerator
karur, India
Dec, 2019 - Present
•
5 years
Assistant professor/research
Mar, 2022 - Feb, 2024
•
1 year, 11 months
K.Ramakrishanan College of Engineering
Mar, 2022 - Feb, 2024
•
1 year, 11 months
Teaching, research and development in FPGA designs,
Trichy, India
Mar, 2022 - Feb, 2024
•
1 year, 11 months
Education
Anna University
2014 - 2021
•
7 years
Ph.D VLSI design
India
2014 - 2021
•
7 years
Publications
Design a Hybrid FPGA Architecture for Visible Digital Image Watermarking in Spatial and Frequncy dom
Journal of Circuits, Systems and Computers/ World Scientific publisher, Singapore
Hybrid field programmable gate array (FPGA) implementation is proposed to improve the performance of visible image watermarking systems. The visible watermarking process is implemented as pixel by pixel operation under a spatial domain or vector operation in the frequency domain. The proposed approach is mainly designed for watermarking the images taken from digital cameras of various sizes. The padding technique is used for unequal sizes of the watermark image and original host image.
Alleviation of Data Timing Channels in Normalized/Subnormal Floating Point Multiplier
Journal of Circuits, Systems and Computers/ World Scientific publisher, Singapore
Execution time variations create unintentional delay and data timing channels (DTCs). A circuit is proposed for floating-point multiplication to minimize the unintentional delay for the holistic support of subnormal numbers. In this proposed four-path FP multiplication, the circuit produces the four types of output in four paths having different delays for all cases of input combination. These four paths are establishing the DTCs.
Invite sent successfully!
Thanks! We’ve emailed you a link to claim your free credit.
Something went wrong while sending your email. Please try again.