Foto de portada de perfil
Ahora estás siguiendo a
Error al seguir a usuario.
Este usuario no permite que los usuarios lo sigan.
Ya estás siguiendo a este usuario.
Tu plan de membresía solo permite 0 seguimientos. Mejora tu membresía aquí.
Dejaste de seguir correctamente a
Error al dejar de seguir al usuario.
Has recomendado exitosamente a
Error al recomendar al usuario.
Algo salió mal. Por favor, actualiza la página e intenta de nuevo.
Email verificado correctamente.
Avatar del usuario

Senthil P.

@senthilps3

5,0
19
4,2
4,2
100%

RTL/FPGA/ASIC/hardware design/Exp-13 years

$10 USD / hora
・
Bandera de
India (7:46 p. m.)
・
Se unió el marzo 17, 2021
$10 USD / hora
・
I am a researcher in hardware security and a circuit designer for floating-point arithmetic cores, DSP cores in HDL/schematic. I have the scientific journal published in these areas with patent. I assure you that your needs will be fulfilled in an HDL/circuit schematic with optimized for area, delay, and speed point of views. Additionally, pipeline, datapath subsystem, and static timing analysis in digital circuit implementation are performed. Specialist in hardware architectures for arithmetic blocks, signal processing, cryptography, machine learning architectures and computer architecture Having 10 years experience in hardware design, verilog/VHDL and circuit simulation at Intel Quartus II, Cadence SoC encounter/RTL compiler, LTspice, Logisim and Microwind DSCH DOMAINS VLSI- ASIC/FPGA CMOS layout CMOS stick diagrams Physical design Digital hardware implementation AI hardware in VLSI Microprocessors and Micro controller implementations in FPGA DSP/Embedded Hardware High-level algorithms into hardware Computer Architecture Network on chip Memory circuit design Finite state machine design SKILLS Verilog/VHDL TCL script A circuit schematic, state machine/table, RTL coding Pipeline, retiming, Cross-domain clocking, High level synthesize Asynchronous timing, bus protocols (AMBA, PCIe, SPI, I2C) TOOL EXPERT Quartus II prime EDA Cadence NCSIM- verilog simulation Cadence RTL compiler Cadence SoC encounter/180 nm technology node Modelsim Microwind Logisim LTspice Ledit Xilinx VIvado HLS
Verificaciones
A tiempo
84 %
Dentro del presupuesto
89 %
Aceptar tarifa
96 %
Tasa de recontratación
13 %

Portafolio

Portafolio

9642327
9572153
9573048
9572143
9572131
9572124
9642327
9572153
9573048
9572143
9572131
9572124
Cambios guardados
5.0 · 19 Reviews
Opiniones
D
The project was done on time and was delivered as requested, perfectly done. easy to contact and well understanding on the project and the requirements
Dharkashan S.
@dharkashan5
•
Bandera de
Markham, Canada
•
hace 1 año
Compartir
Avatar del usuario
documentation • $450 USD
Professional. Timely delivery. Would work again with him
Aditya L.
@aditya2212
•
Bandera de
Guragaon, India
•
hace 1 año
Compartir
I
Senthil is an expert and extremely knowledgeable in VHDL. He was able to deliver the project on time and in budget. Looking to work with them again.
Closed User
@iotpvtltd
•
Bandera de
,
•
hace 2 años
Compartir
Avatar del usuario
he is the awesom and best freelancer which had ever work ever work for me
Yash S.
@kunwaryash51
•
Bandera de
New Delhi, India
•
hace 3 años
Compartir
B
Great to work with. And delivers on time
Thejaswini Reddy B.
@Bhee1
•
Bandera de
Albany, United States
•
hace 3 años
Compartir
Experiencia
Senior Member of Technical Staff
feb, 2024 - Presente
•
10 meses, 28 días
Senior level
feb, 2024 - Presente
•
10 meses, 28 días
RTL/FPGA design
Bandera de
Bengaluru, India
feb, 2024 - Presente
•
10 meses, 28 días
freelance VLSI
dic, 2019 - Presente
•
5 años
freelancer
dic, 2019 - Presente
•
5 años
VLSI, RTL, FPGA and ASIC implementation for signal processing, cryptography, digital modulation, video encoding, RISC V/MIPS/single & multi cycle processors, memory design, DMA/cache/DDR controllers, Floating point hardware, CNN, AI/ML hardware accelerator
Bandera de
karur, India
dic, 2019 - Presente
•
5 años
Assistant professor/research
mar, 2022 - feb, 2024
•
1 año, 11 meses
K.Ramakrishanan College of Engineering
mar, 2022 - feb, 2024
•
1 año, 11 meses
Teaching, research and development in FPGA designs,
Bandera de
Trichy, India
mar, 2022 - feb, 2024
•
1 año, 11 meses
Educación
Anna University
2014 - 2021
•
7 años
Ph.D VLSI design
Bandera de
India
2014 - 2021
•
7 años
Publicaciones
Design a Hybrid FPGA Architecture for Visible Digital Image Watermarking in Spatial and Frequncy dom
Journal of Circuits, Systems and Computers/ World Scientific publisher, Singapore
Hybrid field programmable gate array (FPGA) implementation is proposed to improve the performance of visible image watermarking systems. The visible watermarking process is implemented as pixel by pixel operation under a spatial domain or vector operation in the frequency domain. The proposed approach is mainly designed for watermarking the images taken from digital cameras of various sizes. The padding technique is used for unequal sizes of the watermark image and original host image.
Alleviation of Data Timing Channels in Normalized/Subnormal Floating Point Multiplier
Journal of Circuits, Systems and Computers/ World Scientific publisher, Singapore
Execution time variations create unintentional delay and data timing channels (DTCs). A circuit is proposed for floating-point multiplication to minimize the unintentional delay for the holistic support of subnormal numbers. In this proposed four-path FP multiplication, the circuit produces the four types of output in four paths having different delays for all cases of input combination. These four paths are establishing the DTCs.
¡Invitación enviada correctamente!
¡Gracias! Te hemos enviado un enlace para reclamar tu crédito gratuito.
Algo salió mal al enviar tu correo electrónico. Por favor, intenta de nuevo.
Usuarios registrados Total de empleos publicados
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2025 Freelancer Technology Pty Limited (ACN 142 189 759)
Cargando visualización previa
Permiso concedido para Geolocalización.
Tu sesión de acceso ha expirado y has sido desconectado. Por favor, inica sesión nuevamente.