Skip to content

WBChe/WBChe

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

7 Commits
 
 

Repository files navigation

Wenbin Che 👋

Wenbin Google Scholar

I am a M.S.E student in the Shenzhen Institute for Advanced Study at University of Electronic Science and Technology of China, supervised by Xili Han. I received my B.E degree from college of Electronic Engineering, South China Agricultural University. I used to intern at Guangdong Institute of Intelligence Science and Technology, GDIIST.

🌱 I’m currently learning Hardware Verification.

👯 I'll be graduating in June 2025, and am actively looking for the Ph.D program.

🔭 Expertise

  • Verilog, SystemVerilog and UVM
  • C++ and Python
  • Xilinx FPGAs, digital logic design (RTL programming, simulation verification)
  • FPGA prototype verification (ASIC to FPGA)

About

No description, website, or topics provided.

Resources

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published