Skip to content
View WBChe's full-sized avatar
  • University of Electronic Science and Technology of China
  • Shenzhen, China
  • 04:18 (UTC +08:00)

Block or report WBChe

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
WBChe/README.md

Wenbin Che 👋

Wenbin Google Scholar

I am a M.S.E student in the Shenzhen Institute for Advanced Study at University of Electronic Science and Technology of China, supervised by Xili Han. I received my B.E degree from college of Electronic Engineering, South China Agricultural University. I used to intern at Guangdong Institute of Intelligence Science and Technology, GDIIST.

🌱 I’m currently learning Hardware Verification.

👯 I'll be graduating in June 2025, and am actively looking for the Ph.D program.

🔭 Expertise

  • Verilog, SystemVerilog and UVM
  • C++ and Python
  • Xilinx FPGAs, digital logic design (RTL programming, simulation verification)
  • FPGA prototype verification (ASIC to FPGA)

Popular repositories Loading

  1. wasim-cpp wasim-cpp Public

    Forked from fangwenji/wasim-cpp

    C++ 1

  2. brain-inspired-chip-test-system brain-inspired-chip-test-system Public

    test system for brain-inspired chip test system

    TeX

  3. WBChe WBChe Public

  4. memory_test_model memory_test_model Public

    This project builds a test model for memory chip test

    Verilog

  5. wbche.github.io wbche.github.io Public

    Forked from RayeRen/acad-homepage.github.io

    AcadHomepage: A Modern and Responsive Academic Personal Homepage

    SCSS

  6. memory_test_model_host memory_test_model_host Public

    C